2011-03-30 13:49:47 +00:00
|
|
|
.TH ARCH 3
|
|
|
|
.SH NAME
|
|
|
|
arch \- architecture-specific information and control
|
|
|
|
.SH SYNOPSIS
|
|
|
|
.nf
|
|
|
|
.B bind -a #P /dev
|
|
|
|
.sp 0.3v
|
2013-11-10 20:26:11 +00:00
|
|
|
.B /dev/acpitbls
|
2011-03-30 13:49:47 +00:00
|
|
|
.B /dev/archctl
|
|
|
|
.B /dev/cputype
|
2014-11-09 23:04:37 +00:00
|
|
|
.B /dev/ec
|
2011-03-30 13:49:47 +00:00
|
|
|
.B /dev/ioalloc
|
|
|
|
.B /dev/iob
|
|
|
|
.B /dev/iol
|
|
|
|
.B /dev/iow
|
|
|
|
.B /dev/irqalloc
|
2011-08-27 05:42:13 +00:00
|
|
|
.B /dev/msr
|
2017-12-23 03:45:22 +00:00
|
|
|
.B /dev/realmodemem
|
2011-03-30 13:49:47 +00:00
|
|
|
.SH DESCRIPTION
|
|
|
|
This device presents textual information about PC hardware and allows
|
2016-05-04 14:21:53 +00:00
|
|
|
user-level control of the I/O ports on x86-class machines.
|
2011-03-30 13:49:47 +00:00
|
|
|
.PP
|
|
|
|
Reads from
|
|
|
|
.I cputype
|
|
|
|
recover the processor type and clock rate in MHz.
|
|
|
|
Reads from
|
|
|
|
.I archctl
|
|
|
|
yield at least data of this form:
|
|
|
|
.IP
|
|
|
|
.EX
|
|
|
|
cpu AMD64 2201 pge
|
|
|
|
pge on
|
|
|
|
coherence mfence
|
|
|
|
cmpswap cmpswap486
|
|
|
|
i8253set on
|
|
|
|
cache default uc
|
|
|
|
cache 0x0 1073741824 wb
|
|
|
|
cache 0x3ff00000 1048576 uc
|
|
|
|
.EE
|
|
|
|
.LP
|
|
|
|
Where
|
|
|
|
.L AMD64
|
|
|
|
is the processor type,
|
|
|
|
.L 2201
|
|
|
|
is the processor speed in MHz,
|
|
|
|
and
|
|
|
|
.L pge
|
|
|
|
is present only if the `page global extension' capability is present;
|
|
|
|
the next line reflects its setting.
|
|
|
|
.L coherence
|
|
|
|
is followed by one of
|
|
|
|
.LR mb386 ,
|
|
|
|
.LR mb586 ,
|
|
|
|
.L mfence
|
|
|
|
or
|
|
|
|
.LR nop ,
|
|
|
|
showing the form of memory barrier used by the kernel.
|
|
|
|
.L cmpswap
|
|
|
|
is followed by
|
|
|
|
.L cmpswap386
|
|
|
|
or
|
|
|
|
.LR cmpswap486 ,
|
|
|
|
reflecting the form of `compare and swap' used by the kernel.
|
|
|
|
.L i8253set
|
|
|
|
is a flag, indicating the need to explicitly set
|
|
|
|
the Intel 8253 or equivalent timer.
|
|
|
|
There may be lines starting with
|
|
|
|
.L cache
|
|
|
|
that reflect the state of memory caching via MTRRs
|
|
|
|
(memory-type region registers).
|
|
|
|
The second word on the line is
|
|
|
|
.L default
|
|
|
|
or a C-style number which is the base physical address of the region;
|
|
|
|
the third is a C-style length of the region;
|
|
|
|
and the fourth is one of
|
|
|
|
.LR uc
|
|
|
|
(for uncachable),
|
|
|
|
.LR wb
|
|
|
|
(write-back),
|
|
|
|
.LR wc
|
|
|
|
(write-combining),
|
|
|
|
.LR wp
|
|
|
|
(write-protected),
|
|
|
|
or
|
|
|
|
.LR wt
|
|
|
|
(write-through).
|
|
|
|
A region may be a subset of another region, and the smaller region
|
|
|
|
takes precedence.
|
|
|
|
This may be used to make I/O registers uncachable
|
|
|
|
in the midst of a write-combining region mostly used
|
|
|
|
for a video framebuffer, for example.
|
|
|
|
Control messages may be written to
|
|
|
|
.I archctl
|
|
|
|
and use the same syntax as the data read from
|
|
|
|
.IR archctl .
|
|
|
|
Known commands include
|
|
|
|
.LR cache ,
|
|
|
|
.LR coherence ,
|
|
|
|
.LR i8253set ,
|
|
|
|
and
|
|
|
|
.LR pge .
|
|
|
|
.
|
|
|
|
.PP
|
|
|
|
Reads from
|
|
|
|
.I ioalloc
|
|
|
|
return I/O ranges used by each device, one line
|
|
|
|
per range.
|
|
|
|
Each line contains three fields separated by white space: first address
|
|
|
|
in hexadecimal,
|
|
|
|
last address, name of device.
|
|
|
|
.PP
|
|
|
|
Reads from
|
|
|
|
.I irqalloc
|
|
|
|
return the enabled interrupts, one line per
|
|
|
|
interrupt. Each line contains three fields separated by white space:
|
|
|
|
the trap number, the IRQ it is assigned to, and the name of
|
|
|
|
the device using it.
|
|
|
|
.PP
|
|
|
|
Reads and writes to
|
|
|
|
.IR iob ,
|
|
|
|
.IR iow ,
|
|
|
|
and
|
2011-08-27 05:42:13 +00:00
|
|
|
.IR iol
|
2011-03-30 13:49:47 +00:00
|
|
|
cause 8-bit wide, 16-bit wide, and 32-bit wide requests to
|
|
|
|
I/O ports.
|
|
|
|
The port accessed is determined by the byte offset of the
|
|
|
|
file descriptor.
|
2011-08-27 05:42:13 +00:00
|
|
|
.PP
|
|
|
|
Reads and writes to
|
|
|
|
.I msr
|
|
|
|
go to the P4/P6/Core/Core2/AMD64 MSRs.
|
2013-11-10 20:26:11 +00:00
|
|
|
.PP
|
2017-12-23 03:45:22 +00:00
|
|
|
The
|
|
|
|
.I realmodemem
|
|
|
|
file provides access to the first megabyte of memory. This
|
|
|
|
allows reading BIOS data structures and option ROMs.
|
|
|
|
Writing is limited to the VGA framebuffer at [0xA0000-0xBFFFF].
|
|
|
|
.PP
|
2014-11-09 23:04:37 +00:00
|
|
|
Reads and writes to
|
|
|
|
.I ec
|
|
|
|
transfer bytes from and to the embedded controller.
|
|
|
|
.PP
|
2013-11-10 20:26:11 +00:00
|
|
|
Reads from
|
|
|
|
.I acpitbls
|
2013-11-10 23:44:33 +00:00
|
|
|
return a concatenation of system ACPI tables. Each table
|
2013-11-10 20:26:11 +00:00
|
|
|
is prefixed with a fixed size header that gives the name
|
2021-04-08 19:42:31 +00:00
|
|
|
signature and size of the table (see section
|
2013-11-10 20:26:11 +00:00
|
|
|
.IR "5.2.6 System Description Table Header"
|
|
|
|
in the ACPI specification).
|
2011-03-30 13:49:47 +00:00
|
|
|
.SH EXAMPLE
|
|
|
|
The following code reads from an x86 byte I/O port.
|
|
|
|
.IP
|
|
|
|
.EX
|
|
|
|
uchar
|
|
|
|
inportb(unsigned port)
|
|
|
|
{
|
|
|
|
uchar data;
|
|
|
|
|
|
|
|
if(iobfd == -1)
|
|
|
|
iobfd = open("#P/iob", ORDWR);
|
|
|
|
|
|
|
|
seek(iobfd, port, 0);
|
|
|
|
if(read(iobfd, &data, sizeof(data)) != sizeof(data))
|
|
|
|
sysfatal("inportb(0x%4.4ux): %r", port);
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
.EE
|
|
|
|
.SH SOURCE
|
|
|
|
.B /sys/src/9/pc/devarch.c
|