/* * Fast486 386/486 CPU Emulation Library * common.c * * Copyright (C) 2013 Aleksandar Andrejevic * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License * as published by the Free Software Foundation; either version 2 * of the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. */ /* INCLUDES *******************************************************************/ #include // #define NDEBUG #include #include #include "common.h" /* PUBLIC FUNCTIONS ***********************************************************/ BOOLEAN Fast486ReadMemory(PFAST486_STATE State, FAST486_SEG_REGS SegmentReg, ULONG Offset, BOOLEAN InstFetch, PVOID Buffer, ULONG Size) { ULONG LinearAddress; PFAST486_SEG_REG CachedDescriptor; ASSERT(SegmentReg < FAST486_NUM_SEG_REGS); /* Get the cached descriptor */ CachedDescriptor = &State->SegmentRegs[SegmentReg]; if ((Offset + Size - 1) > CachedDescriptor->Limit) { /* Read beyond limit */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } /* Check for protected mode */ if (State->ControlRegisters[0] & FAST486_CR0_PE) { /* Privilege checks */ if (!CachedDescriptor->Present) { Fast486Exception(State, FAST486_EXCEPTION_NP); return FALSE; } if ((!InstFetch && (GET_SEGMENT_RPL(CachedDescriptor->Selector) > CachedDescriptor->Dpl)) || (Fast486GetCurrentPrivLevel(State) > CachedDescriptor->Dpl)) { Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } if (InstFetch) { if (!CachedDescriptor->Executable) { /* Data segment not executable */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } } else { if (CachedDescriptor->Executable && (!CachedDescriptor->ReadWrite)) { /* Code segment not readable */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } } } /* Find the linear address */ LinearAddress = CachedDescriptor->Base + Offset; /* Read from the linear address */ return Fast486ReadLinearMemory(State, LinearAddress, Buffer, Size); } BOOLEAN Fast486WriteMemory(PFAST486_STATE State, FAST486_SEG_REGS SegmentReg, ULONG Offset, PVOID Buffer, ULONG Size) { ULONG LinearAddress; PFAST486_SEG_REG CachedDescriptor; ASSERT(SegmentReg < FAST486_NUM_SEG_REGS); /* Get the cached descriptor */ CachedDescriptor = &State->SegmentRegs[SegmentReg]; if ((Offset + Size - 1) > CachedDescriptor->Limit) { /* Write beyond limit */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } /* Check for protected mode */ if (State->ControlRegisters[0] & FAST486_CR0_PE) { /* Privilege checks */ if (!CachedDescriptor->Present) { Fast486Exception(State, FAST486_EXCEPTION_NP); return FALSE; } if ((GET_SEGMENT_RPL(CachedDescriptor->Selector) > CachedDescriptor->Dpl) || (Fast486GetCurrentPrivLevel(State) > CachedDescriptor->Dpl)) { Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } if (CachedDescriptor->Executable) { /* Code segment not writable */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } else if (!CachedDescriptor->ReadWrite) { /* Data segment not writeable */ Fast486Exception(State, FAST486_EXCEPTION_GP); return FALSE; } } /* Find the linear address */ LinearAddress = CachedDescriptor->Base + Offset; /* Write to the linear address */ return Fast486WriteLinearMemory(State, LinearAddress, Buffer, Size); } BOOLEAN Fast486InterruptInternal(PFAST486_STATE State, USHORT SegmentSelector, ULONG Offset, BOOLEAN InterruptGate) { /* Check for protected mode */ if (State->ControlRegisters[FAST486_REG_CR0] & FAST486_CR0_PE) { FAST486_TSS Tss; USHORT OldSs = State->SegmentRegs[FAST486_REG_SS].Selector; ULONG OldEsp = State->GeneralRegs[FAST486_REG_ESP].Long; /* Check if the interrupt handler is more privileged */ if (Fast486GetCurrentPrivLevel(State) > GET_SEGMENT_RPL(SegmentSelector)) { /* Read the TSS */ if (!Fast486ReadLinearMemory(State, State->Tss.Address, &Tss, sizeof(Tss))) { /* Exception occurred */ return FALSE; } /* Check the new (higher) privilege level */ switch (GET_SEGMENT_RPL(SegmentSelector)) { case 0: { if (!Fast486LoadSegment(State, FAST486_REG_SS, Tss.Ss0)) { /* Exception occurred */ return FALSE; } State->GeneralRegs[FAST486_REG_ESP].Long = Tss.Esp0; break; } case 1: { if (!Fast486LoadSegment(State, FAST486_REG_SS, Tss.Ss1)) { /* Exception occurred */ return FALSE; } State->GeneralRegs[FAST486_REG_ESP].Long = Tss.Esp1; break; } case 2: { if (!Fast486LoadSegment(State, FAST486_REG_SS, Tss.Ss2)) { /* Exception occurred */ return FALSE; } State->GeneralRegs[FAST486_REG_ESP].Long = Tss.Esp2; break; } default: { /* Should never reach here! */ ASSERT(FALSE); } } /* Push SS selector */ if (!Fast486StackPush(State, OldSs)) return FALSE; /* Push stack pointer */ if (!Fast486StackPush(State, OldEsp)) return FALSE; } } else { if (State->SegmentRegs[FAST486_REG_CS].Size) { /* Set OPSIZE, because INT always pushes 16-bit values in real mode */ State->PrefixFlags |= FAST486_PREFIX_OPSIZE; } } /* Push EFLAGS */ if (!Fast486StackPush(State, State->Flags.Long)) return FALSE; /* Push CS selector */ if (!Fast486StackPush(State, State->SegmentRegs[FAST486_REG_CS].Selector)) return FALSE; /* Push the instruction pointer */ if (!Fast486StackPush(State, State->InstPtr.Long)) return FALSE; if (InterruptGate) { /* Disable interrupts after a jump to an interrupt gate handler */ State->Flags.If = FALSE; } /* Load new CS */ if (!Fast486LoadSegment(State, FAST486_REG_CS, SegmentSelector)) { /* An exception occurred during the jump */ return FALSE; } if (State->SegmentRegs[FAST486_REG_CS].Size) { /* 32-bit code segment, use EIP */ State->InstPtr.Long = Offset; } else { /* 16-bit code segment, use IP */ State->InstPtr.LowWord = LOWORD(Offset); } return TRUE; } VOID FASTCALL Fast486ExceptionWithErrorCode(PFAST486_STATE State, FAST486_EXCEPTIONS ExceptionCode, ULONG ErrorCode) { FAST486_IDT_ENTRY IdtEntry; /* Increment the exception count */ State->ExceptionCount++; /* Check if the exception occurred more than once */ if (State->ExceptionCount > 1) { /* Then this is a double fault */ ExceptionCode = FAST486_EXCEPTION_DF; } /* Check if this is a triple fault */ if (State->ExceptionCount == 3) { /* Reset the CPU */ Fast486Reset(State); return; } /* Restore the IP to the saved IP */ State->InstPtr = State->SavedInstPtr; if (!Fast486GetIntVector(State, ExceptionCode, &IdtEntry)) { /* * If this function failed, that means Fast486Exception * was called again, so just return in this case. */ return; } /* Perform the interrupt */ if (!Fast486InterruptInternal(State, IdtEntry.Selector, MAKELONG(IdtEntry.Offset, IdtEntry.OffsetHigh), IdtEntry.Type)) { /* * If this function failed, that means Fast486Exception * was called again, so just return in this case. */ return; } if (EXCEPTION_HAS_ERROR_CODE(ExceptionCode) && (State->ControlRegisters[FAST486_REG_CR0] & FAST486_CR0_PE)) { /* Push the error code */ if (!Fast486StackPush(State, ErrorCode)) { /* * If this function failed, that means Fast486Exception * was called again, so just return in this case. */ return; } } /* Reset the exception count */ State->ExceptionCount = 0; } /* EOF */