/* * PROJECT: ReactOS HAL * LICENSE: GPL - See COPYING in the top level directory * FILE: hal/halarm/generic/cache.S * PURPOSE: Implements cache clean, invalidate routines for ARM machines * PROGRAMMERS: Copyright (C) 2005 ARM Ltd. */ .title "ARM HAL Cache Routines" .include "ntoskrnl/include/internal/arm/kxarm.h" .include "ntoskrnl/include/internal/arm/ksarm.h" NESTED_ENTRY v7_flush_dcache_all PROLOG_END v7_flush_dcache_all mrc p15, 1, r0, c0, c0, 1 // read clidr ands r3, r0, #0x7000000 // extract loc from clidr mov r3, r3, lsr #23 // left align loc bit field beq finished // if loc is 0, then no need to clean mov r10, #0 // start clean at cache level 0 loop1: add r2, r10, r10, lsr #1 // work out 3x current cache level mov r1, r0, lsr r2 // extract cache type bits from clidr and r1, r1, #7 // mask of the bits for current cache only cmp r1, #2 // see what cache we have at this level blt skip // skip if no cache, or just i-cache mcr p15, 2, r10, c0, c0, 0 // select current cache level in cssr isb // isb to sych the new cssr&csidr mrc p15, 1, r1, c0, c0, 0 // read the new csidr and r2, r1, #7 // extract the length of the cache lines add r2, r2, #4 // add 4 (line length offset) ldr r4, =0x3ff ands r4, r4, r1, lsr #3 // find maximum number on the way size clz r5, r4 // find bit position of way size increment ldr r7, =0x7fff ands r7, r7, r1, lsr #13 // extract max number of the index size loop2: mov r9, r4 // create working copy of max way size loop3: orr r11, r10, r9, lsl r5 // factor way and cache number into r11 orr r11, r11, r7, lsl r2 // factor index number into r11 mcr p15, 0, r11, c7, c14, 2 // clean & invalidate by set/way subs r9, r9, #1 // decrement the way bge loop3 subs r7, r7, #1 // decrement the index bge loop2 skip: add r10, r10, #2 // increment cache number cmp r3, r10 bgt loop1 finished: mov r10, #0 // swith back to cache level 0 mcr p15, 2, r10, c0, c0, 0 // select current cache level in cssr isb mov pc, lr ENTRY_END v7_flush_dcache_all